6T and 8T SRAM Cell Simulation with Power Loss Analysis

https://doi.org/10.55529/jecnam.21.17.23

Authors

  • A. Manikandan Assistant Professor, ECE Department, SSM Institute of Engineering and Technology, Dindigul, India

Keywords:

Power Dissipation, SRAM Cell, Power Dissipation, Tanner Tools, VLSI.

Abstract

Reducing the power consumption in a VLSI circuits is a prime concern now a days. Memory circuits play an important role in the design of electronic small power devices. Almost every digital systems is having memory as an important part in their design. The high speed circuits dissipate a considerable amount of power in a short time. In this paper conventional SRAM cell is modified little bit to reduce the dynamic power dissipation. The overall capacitance reduced by adding few extra transistors. Because of the fact that charging and the discharging of the bit lines consumes the most power , so 6T cell and 8T cell can be used to reduce the power by adding an extra number of transistors to the pull down path. In this paper 6T SRAM cell as well as 8T SRAM cell simulated and their performance compared in terms of power dissipation.

Published

2022-01-18

How to Cite

A. Manikandan. (2022). 6T and 8T SRAM Cell Simulation with Power Loss Analysis. Journal of Electronics, Computer Networking and Applied Mathematics (JECNAM) ISSN : 2799-1156, 2(01), 17–23. https://doi.org/10.55529/jecnam.21.17.23